# BONAM VENKATA CHALAMAYYA INSTITUTE OF TECHNOLOGY & SCIENCE (An AUTONOMOUS INSTITUTION, APPROVED BY AICTE-NEW DELHI, PERMANENTLY AFFILIATED TO JNTUK-KAKINADA, ACCREDITED BY NAAC 'A' GRADE, 2 PROGRAMMES (CSE,EEE) ACCREDITED BY NBA ( For A.Y 2023-24 to 2025-26) Post Box: 26, Amalapuram 533201, Dr.B R Ambedkar Konaseema Dt., A.P. | BF | 23 B.Tech INF II YEAR I SEMESTER SYLLAR | BUS | | | | |--------------------|-----------------------------------------|-----|---|---|---| | | DIGITAL LOGIC & COMPUTER | L | T | P | C | | II Year I Semester | ORGANIZATION (23ES3T04) | | | | | | | (Common to CSE, INF Branches) | 3 | 0 | 0 | 3 | ### **Course Objectives:** The main objectives of the course is to - provide students with a comprehensive understanding of digital logic design principles and computer organization fundamentals - · Describe memory hierarchy concepts - Explain input/output (I/O) systems and their interaction with the CPU, memory, and peripheral devices #### UNIT - I: **Data Representation:** Binary Numbers, Fixed Point Representation. Floating Point Representation. Number base conversions, Octal and Hexadecimal Numbers, components, Signed binary numbers, Binary codes **Digital Logic Circuits-I:** Basic Logic Functions, Logic gates, universal logic gates, Minimization of Logic expressions. K-Map Simplification, Combinational Circuits, Decoders, Multiplexers #### UNIT - II: **Digital Logic Circuits-II**: Sequential Circuits, Flip-Flops, Binary counters, Registers, Shift Registers, Ripple counters Basic Structure of Computers: Computer Types, Functional units, Basic operational concepts, Bus structures, Software, Performance, multiprocessors and multi computers, Computer Generations, Von-Neumann Architecture. #### UNIT - III: **Computer Arithmetic**: Addition and Subtraction of Signed Numbers, Design of Fast Adders, Multiplication of Positive Numbers, Signed-operand Multiplication, Fast Multiplication, Integer Division, Floating-Point Numbers and Operations Processor Organization: Fundamental Concepts, Execution of a Complete Instruction, Multiple-Bus Organization, Hardwired Control and Multi programmed Control -losvan. ## BONAM VENKATA CHALAMAYYA INSTITUTE OF TECHNOLOGY & SCIENCE (An AUTONOMOUS INSTITUTION, APPROVED BY AICTE-NEW DELHI, PERMANENTLY AFFILIATED TO JNTUK-KAKINADA, ACCREDITED BY NAAC 'A' GRADE, 2 PROGRAMMES (CSE,EEE) ACCREDITED BY NBA ( For A.Y 2023-24 to 2025-26) Post Box: 26, Amalapuram 533201, Dr.B R Ambedkar Konaseema Dt., A.P. #### UNIT - IV: **The Memory Organization:** Basic Concepts, Semiconductor RAM Memories, Read-Only Memories, Speed, Size and Cost, Cache Memories, Performance Considerations, Virtual Memories, Memory Management Requirements, Secondary Storage #### UNIT - V: **Input/Output Organization:** Accessing I/O Devices, Interrupts, Processor Examples, Direct Memory Access, Buses, Interface Circuits, Standard I/O Interfaces #### Textbooks: - Computer Organization, Carl Hamacher, ZvonkoVranesic, SafwatZaky, 6<sup>th</sup> edition, McGraw Hill - 2. Digital Design, 6<sup>th</sup> Edition, M. Morris Mano, Pearson Education. - 3. Computer Organization and Architecture, William Stallings, 11<sup>th</sup>Edition, Pearson. #### Reference Books: - 1. Computer Systems Architecture, M.Moris Mano, 3<sup>rd</sup>Edition, Pearson - 2. Computer Organization and Design, David A. Paterson, John L.Hennessy, Elsevier - 3. Fundamentals of Logic Design, Roth, 5<sup>th</sup>Edition, Thomson #### Online Learning Resources: 1. https://nptel.ac.in/courses/106/103/106103068/ -08V-17